Part Number Hot Search : 
04C14 B3834 P4KE24A IPP80N04 74AUP2 P4KE24A AEP378SI KBPC351
Product Description
Full Text Search
 

To Download SC73C1402 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 SC73C1402
4-BIT MCU FOR REMOTE CONTROLLER(MASK TYPE)
DESCRIPTION
SC73C1402 is one of Silan' 4-bit CMOS single-chip micros controllers for infrared remote control transmitters (IRCTs). It can be implemented in various IRCT circuits by mask option.
SOP-20-300-1.27
FEATURES
* Operating voltage range: (2.0 ~ 4.0V) Low static power consumption (<1uA) * Program memory: 2Kx 9 bits The last 1K areas can also be used as data table * Data memory (RAM): 16 x 4 bits * Timer/counter: 10~15 bits * 20 I/O ports, where there is a 4-bit input, two 4-bit outputs and two 4-bit programmable input/output ports(P53 is output but not used as keypress). * Oscillator frequency (fosc): 300KHz~2MHz or 2MHz~6MHz selectable by mask option * Operating frequency (fmain): fmain=fosc (when fosc in the range of 300KHz~2MHz) fmain=fosc/8 (when fosc in the range of 2MHz~6MHz) * Carrier frequency: fmain/12 * Carrier duty: 1/2 or 1/3 duty selectable by program * Instruction cycle: 5/fmain * Handles various user' codes, repeat key, persist-key press APPLICATIONS s and many other functions * Infrared remote control devices, such * Power on reset as TV, Video Cassette Recorder, VTR, * Supports voltage-drop detection laser phonograph and acoustics * Supports 56 keys in 20-pin package, and 80 keys in 24-pin remote controllers. package.
SSOP-20-300-0.65 SOP-20-375-1.27
ORDERING INFORMATION
Device SC73C1402 SC73C1402A SC73C1402B SC73C1402C SC73C1402D SC73C1402E Package SOP-24-375-1.27 SOP-20-300-1.27 SSOP-20-300-0.65 SOP-20-375-1.27 DIE SSOP-24-300-0.65
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 1 of 20
SC73C1402
BLOCK DIAGRAM
ABSOLUTE MAXIMUM RATINGS (Tamb=25C)
Characteristics Supply Voltage Input Voltage Output Current Power Consumption Storage Temperature Operating Temperature Symbol VDD VIN IOUT (P53) PD Tstg Topr Value -0.3 ~ +5.0 -0.3~VDD+0.3 -6 500 -40~+125 -10~+70 Units V V mA mW C C
ELECTRICAL CHARACTERISTICS (Tamb=25C, VDD=3.0V)
Characteristics Power Supply Voltage Operating Current Oscillation Frequency Static Current Input Pull-Down Resistor Symbol VDD IDD FOSC IDS R Test Conditions All function In operating MASK1 MASK2 Oscillator stops P51, P52 VDD=3V P00-P03 P10-P13 High Input Voltage Low Input Voltage VIH VIL --Min. 2 -300K 2M -50 80 0.7VDD 0 Typ. --455k 4M -65 95 --Max. 4 0.5 2M 6M 1 80 110 VDD 0.3VDD Units. V mA Hz Hz A K K V V
(To be continued)
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 2 of 20
SC73C1402
(Continued) Characteristics Symbol Test Conditions P53 P52 High Output Current IOH VDD=3V P10-P13 VOH=2.7V P20-P23 P30-P33 P50-P51 P53 P52 Low Output Current IOL VDD=3V VOL=0.3V P10-P13 P20-P23 P30-P33 P50-P51 -0.17 ---1.3 0.17 --mA Min. --Typ. -5.5 -3.6 Max. --mA --0.8 -Units.
PIN CONFIGURATIONS
SOP-24
GND P51 P53 P52 P33 P32 P31 P30 P23 P22 P21 14 11 P12 P20 13 12 P13
20 19 18 17 16 15 14 13 12 11 GND P53 P52 P51 P23 P22 P21 RSTN P20 P13
24
23
22
21
20
19
18
17
16
15
SC73C1402
1 VDD 2 RSTN 3 XT1 4 XT2 5 P00 6 P01 7 P02 8 P03 9 P10
1 2 3 4 5 6 7 8 9 10
10 P11
SOP-20/SSOP-20 project 1
VDD XT1 XT2 P00 P01 P02 P03 P10 P11 P12 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 GND P53 P52 P51 P50 P23 P22 P21 P20 P13
SOP-20/SSOP-20 project 2
VDD XT1 XT2 P00 P01 P02 P03 P10 P11 P12
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
SC73C1402
SC73C1402
REV:1.1
2005.12.19 Page 3 of 20
SC73C1402
SOP-20/SSOP-20 project 3
P22 P23 P51 P52 P53 VDD XT1 XT2 GND RSTN 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 P21 P20 P13 P12 P11 P10 P03 P02 P01 P00
SC73C1402
PIN DESCRIPTION
Symbol VDD GND RSTN P50 XT1 XT2 P00~P03 Power supply (2.0V~4.0V) Reset active low Description
P-channel open-drain output Crystal oscillator output Crystal oscillator input 4-bit input pin (with internal pull-down resistor). This pin is used for keyboard scan and to control internal circuit. 4-bit I/O port (It can be set to input or output by program, with internal pull-down resistor). In input mode, it can be used for keyboard scan. In output mode, used for keyboard scan output. 4-bit I/O port (It can be set to input or output by program, with internal pull-down resistor).
P10~P13
P20~P23 P30~P33 P52 P53 P51
In input mode, it can be used for keyboard scan. In output mode, can be used for keyboard scan output. 4-bit output pin can be used for keyboard scan output. It can be set input/output mode by mask option. In output mode, have large current when output high level(can be used to drive LED). In input mode, it can be used for keyboard scan input. Outputs remote signal with carrier. It can be set input/output mode by mask option. In output mode, it can be used for keyboard scan output. In input mode, it can be used for keyboard scan input.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 4 of 20
SC73C1402
FUNCTION DESCRIPTION
1. PC: 11 bits PC refers to program counter. The maximum addressing area is 2K bytes in ROM. The program counter contains the address of the instruction that will be executed next. When reset, the value of the PC is cleared to 0. The PC is set to predefined value when one of the 3 following occasions occurs: 1) when the JUMP instruction is executed; 2) when a subroutine call is back; 3) when a program call is back. In the SC73C1402, all instructions are 1-byte OP Code instructions, PC increments by 1 each time an instruction is executed. 2. MBR Memory buffer register (MBR) is the write-only, higher 4-bit of the program pointer. The ROM of the SC73C1402 can be divided into 16 blocks. Each block has 128 bytes. These blocks can be addressed by the MBR. When the program starts executing a branch instruction, it will load the corresponding value to the MBR register, and then executes the command BSS label. 3. STACK STACK refers to stack register (11 bits). It stores the previous value of program pointer during execution of subroutine calls. Because there is only one-level hardware stack register, only one-level programs can be called. When the user tries to make a nested two-level program call, an error will occur. 4. B, H, D BHD refers to the pointers to data table. They are all 4-bit. The last 1K-byte area of ROM (400H~7FFH) can also be used for data table. When addressing the data of the program in ROM, the registers act as the pointers to the data table. In other cases, the H, D registers can be used as general purpose registers. Data stored in the data table can be addressed by the 2 transmit instructions (see the following 2 instructions: LDL A, @HD, and LDH A, @HD. When executing the above 2 transmit-instructions, the program searches the data in the data table automatically. The lower 10-bit of the ROM is decided by the lower 2-bit of the B register, and all bits of the H & D register. When the BR [3] of B register is set to " , the carrier duty is 1/2; when BR [3] is set to " , then the carrier 1" 0" duty is 1/3. The BR [2] of B register is " , the carrier output port is opened, if BR [2]=0, the carrier output port is closed. 1" 5. ROM Address 000H 001H 002H Subroutine address 01FH 020H Program address 3FFH 400H Data table and program multiplex areas 7FFH 2k x 9bits Reset address
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 5 of 20
SC73C1402
6. LR LR refers to the L register (4 bits). It is often used to store the pointer of RAM addresses, and can also be used as a general-purpose register. 7. RAM RAM refers to data memory. It consists of 16 x 4bits and is used to store temporary data and results after a program is executed. There are two RAM addressing modes: one for indirect addressing by the LR register, it can address the entire RAM areas. The other is instruction direct addressing, the lower 3-bit of the instruction specifying the address of the RAM. It can be used to address the lower 8-bit of the RAM, but SC73C1402 does not support this mode. When reset, the contents of RAM are not defined. We recommend users to initialize it at the beginning of the program. 8. ALU The arithmetic and logic unit plays a leading role in performing various operations of 4-bit binaries. The operation of the ALU will change the carry flag and the zero flag. 9. Acc 4-bit accumulator, it is mostly used to store data and results. 10. CF CF refers to carry flag. 11. SF SF refers to the status flag. When reset, the status flag is initialized to 1. 12. PR PR refers to the port register, which specifies the input mode or output mode of the I/O ports, is 4-bit writeonly. When one bit of PR is 1, the corresponding port is set to output mode; if the bit of PR is 0; then set to input mode. The execution of the HOLD instruction won' affect the status of PORT1 and PORT2. When reset, the t value of the PR is 0000B.
P2S P1HS P1LS P11, P10 mode select P13, P12 mode select PORT2 mode select
13. PORT SC73C1402 has five groups of I/O ports, altogether 20 pins. P0 port: P03~P00, 4-bit input port, with internal pull-down resistor; it can release the HOLD mode at high level. P1 port (P13~P10) and P2 port (P23~P20) can be set to input/output mode by program. In input mode, it can release HOLD mode at high level. P3 port (P30~P33) output port. P5 port (P53, P52, P51, P50) P50: output pin, P-channel open-drain output, this pin is always used to select system code.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 6 of 20
SC73C1402
P51: output pin, this pin is always used to select system code. P52: output pin. It can output large current when output high level; this pin can be used to drive LED display. P53: Large current output port, this pin can be used to output infrared remote signal. If P53 is set to 1.this pin outputs modulated signal with carrier whose frequency is OSC/12 (1/3 duty). If it is set to 0, this pin output s low level signal. When the MCU reads the P5 port, it reads the contents of the timer instead of port status. P53 IT3 14. Timer/counter SC73C1402 has an on-chip 17-bit timer. The clock source of the timer is the main frequency (fmain) of the circuit. There are timing steps from 10 steps (which generates pulses with frequency fmain/2 10) to 15 (fmain/215). The timer outputs pulse frequency ranging from fmain/2 10 to fmain/215, it can be used for timer after releasing the HOLD mode, and it can also be used as a WDT. After release the HOLD mode released and the timer reset instruction TMRST executed, the timer value is cleared. 15. TR TR refers to the timer register. It selects the status of the timer mode, 4-bit write-only. The SC73C1402 has no special instructions to read the register, so please use the following instructions: LD A, %5 or LD @LR, %5.The corresponding relationships are: P53-- IT3; P52-- IT2; P51-- IT1; P50-- IT0.
3 IBNS 2 1 TIBS TR timer register 0
P52 IT2
P51 IT1
P50 IT0
16. IBNS The control bit of the read timer. When the value is 0, read P53 (IT3), IT2~IT0 become 0; when the value is 1, read 4-bit data P53~P50 (IT3~IT0). P53: 2 /fmain P52: 214/fmain P51: 2 /fmain P50: 212/fmain TIBS: only valid when IBNS=0 000: 210/fmain 001: 2 /fmain 010: 2 /fmain 011: 2 /fmain
12 11 11 13 15
50% duty 50% duty 75% duty 50% duty
100: 212/fmain 101: 2 /fmain 110: 2 /fmain 111: 214/fmain
13 13
75% duty 50% duty 75% duty 50% duty
The value of timer increments by 1 each time a clock is coming. When executing the instruction IN %5, A=LD A, %5 and IN %5, @LR=LD @LR, %5, the timer sends the complement value of the counter to the A and RAM. Therefore, after reset, every bit of the read timer is set to 1. The maximum adjustable time of the timer is 2 /FMAIN. When the timer acts as a WDT and the timer is activated, it must execute the TMRST instruction and clear the timer in 2 /FMAIN' time, otherwise, it will lead s the WDT to overflow, and cause the MCU to reset.
16 16
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 7 of 20
SC73C1402
17. POC circuit The POC circuit monitors the power supply voltage and applies an internal reset to the micro-controller. The POC circuit has the following functions: *Generates an internal reset signal when VDD VPOC note1. *Cancels an internal reset signal when VDD > VPOC. Here, VDD: power supply voltage, VPOC: POC detection voltage (including VPOC1 & VPOC2).
VDD 3.6V 2.0V VPOC1 VPOC2 Operating ambient temperature Tamb=-10C~+70C POC detection @powered on, VPOC1 =1.8V~2.0V POC detection @voltage droped, VPOC2 =1.2V~1.6V
0V Internal reset signal Reset Note 2
1
Operation mode Note 3
Notes1. VPOC is different in different conditions. When powered on, the VPOC value is VPOC1( VPOC1=1.8V~2.0V); when working, VPOC is approximately VPOC2 in normal conditions(VPOC2=1.2V~1.6V). 2. Actually, there is a short oscillation stabilization wait time before the circuit is in operation mode. The oscillation stabilization wait time is about 216/fmain. 3. The POC circuit generates an internal reset signal when the power supply voltage has fallen. 18. Instruction cycle Instructions and internal operations are executed in sync with the main clock. The minimum unit of instruction is called the instruction cycle. SC73C1402 has 1 and 2-cycle OP code instructions. An instruction cycle consists of 5 states (STCLK1 - STCLK5). Each state consists of 1 main clock. Therefore, the instruction cycle time is 5/fmain [s].
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 8 of 20
SC73C1402
INSTRUCTION SETS
1.Transmit instruction Instruction LD A, L LD A, D LD A, H LD A, @LR LD A, #K LDL A, @HD LDH A, @HD LD L, A LD L, #K LD @LR, A LD @LR, #K LD DC, A LD P, A LD T, A LD B, A LD H, A a. b. c. d. e. f. g. h. i. j. k. l. m. n. o p LD A, L LD A, D LD A, H LD A, @LR LD A, #K LDL A, @HD LDH A, @HD LD L, A LD L, #K LD @LR, A LD @LR, #K LD DC, A LD P, A LD T, A LD B, A LD H, A A LR A DC A HR A RAM (LR) AK A ROM (HD) L A ROM (HD) H LR A LR K RAM (LR) A RAM (LR) K DC A PR A TR A BR A HR A Load values in the LR register to the accumulator. Load values in the DC register to the accumulator. Load the values in the HR register to the accumulator. Load the contents of RAM pointed at by the LR register to the accumulator. Load the 4-bit immediate K to accumulator. Load the lower 4-bit of ROM data pointed at by the HD to the accumulator. Load the higher 4-bit of ROM data pointed at by the HD to the accumulator. Load the contents of the accumulator to the LR register. Load immediate K to the LR register. Load the content of the accumulator to RAM pointed at by the LR register. Load the immediate K to RAM pointed at by the LR register. Load the content of the accumulator to the DC register. Load the content of the accumulator to the port register (PR). Load the content of the accumulator to the timer register. Load the content of the accumulator to the BR register. Load the content of the accumulator to the HR register. Operation CF --------------------------------SF 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 Cycle 1 1 1 1 1 2 2 1 1 1 1 1 1 1 1 1
Executing the above 15 transmit-instructions will not affect the carry flag and the status flag remains 1. 2. Input/output instruction Instruction IN A, %P IN @LR, %P OUT %P, A OUT %P, @LR Operation A PORT (P) @LR PORT (P) PORT (P) A PORT (P) @LR CF --------SF /Z /Z 1 1 Cycle 2 2 2 2
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 9 of 20
SC73C1402
a. b. c. d. IN A, %P IN @LR, %P OUT %P, A OUT %P, @LR Move the value of port (P) to the accumulator Move the value of port (P) to ROM pointed at by the LR register. Move the contents of the accumulator to port (P). Load the contents of RAM pointed at by the LR register to port (P).
The above four input/output instructions are used mostly for port operation; the two read instructions would affect the status flag SF. 3. Arithmetic and logical instructions Instruction ADD A, @LR ADDC A, @LR ADD A, #K ADD L, #K SUBRC A, @LR INC @LR DEC @LR INC D DEC D AND A, @LR OR A, @LR XOR A, @LR a. b. c. d. e. ADD A, @LR ADDC A, @LR ADD A, #K ADD L, #K SUBRC A, @LR Operation A A+RAM (LR) A A+RAM (LR)+CF A A+K LR LR+K A RAM (LR)-A-/CF RAM (LR) RAM (LR)+1 RAM (LR) RAM (LR)-1 DC DC+1 DC DC-1 A A&RAM (LR) A A | RAM (LR) A A^RAM (LR) CF --C ----C --------------SF /C /C /C /C C /C C /C C /Z /Z /Z Cycle 1 1 1 2 1 1 1 1 1 1 1 1
Add the contents of RAM pointed at by the LR to accumulator. Store the sum in the ACC. This operation will affect SF, SF=/CF. Add the contents of RAM pointed at by the LR register to accumulator with carry. Store the carry bit in the CF. This operation will affect SF, SF=/CF. Add immediate K to accumulator. Store the sum in the ACC. This operation will affect SF, SF=/CF. Add immediate K to the LR register. Store the sum in the LR. This operation will affect SF, SF=/CF. Subtract instruction with borrow (the complement of carry). Subtract the contents of the accumulator from the contents of RAM pointed at by the LR register, subtract the complement of the carry bit, then store the results in the accumulator, transfer the carry bit to the CF. This will affect SF and CF, SF=CF.
f. g. h. i. j.
INC @LR DEC @LR INC D DEC D AND A, @LR
Increment instruction, it increments the contents of RAM pointed at by the LR register by 1. This will affect SF, SF=/CF. Decrement instruction. The contents of RAM pointed at by the LR register decrement by 1. This will affect SF, SF=CF. Increment instruction, it increments the contents of the D register by 1. This will affect SF, SF=/CF. Decrement instruction, it decrements the contents of the D register by 1. This will affect SF, SF=/CF. The contents of the accumulator and RAM pointed at by the L register are ANDed
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 10 of 20
SC73C1402
and the results are stored in the accumulator. SF changed, SF=/Z. k. l. OR A, @LR XOR A, @LR The accumulator content and the contents of RAM pointed at by the L register are ORed and the results are entered in the accumulator. SF changed, SF=/Z. The contents of the accumulator and RAM pointed at by the L register are XORed and the results are stored in the accumulator. SF changed, SF=/Z. 4. Bit operation instructions Instruction CLR @LR, b SET @LR, b TEST @LR, b a. b. c. CLR @LR, b SET @ LR, b TEST @LR, b Operation RAM (LR) b0 RAM (LR) b1 SF/RAM (LR) b CF ------SF 1 1 * Cycle 2 2 2
Clear the B bit of the RAM pointed at by the LR register. Set the B bit of the RAM pointed at by the LR register to be 1. Test the B bit of the RAM pointed at by the LR register. If this bit is1, the SF is set to 0; otherwise, the SF is set to 1.
5. Carry operation instructions Instruction CLR CF SET CF TESTP CF a. b. c. CLR CF SET CF TESTP CF CF0 CF1 SFCF Clear the carry flag to logic zero. Set the carry flag to logic 1. Test the carry flag, sent the carry flag to SF. Operation CF 0 1 --SF 1 1 * Cycle 2 2 1
6. Branch instructions Instruction BSS label LD MBR, #K Operation CF ----SF 1 --Cycle 2 1
Only when SF is 1, the JUMP instruction is executed; otherwise it will execute the next instruction. Notes: a. b. c. d. Label #K b %P Jump destination address Immediate (0~15) Bit addressing (0~3) Port address
7. Subroutine instructions Instruction CALLS label RET to 01FH Operation CF ----SF ----Cycle 2 2
When executing subroutine call and return instructions, the subroutine starting address is limited from 000H
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 11 of 20
SC73C1402
8. Others Instruction HOLD NOP TMRST Reset timer counter Operation CF ------SF 1 ----Cycle 1 1 1
a. b. c.
HOLD instruction NOP instruction TMRST
After executing this instruction, the MCU is in the power-save mode, the clock stops oscillation, and power consumption reduces. Null operation. It doesn' affect anything. t Timer clear command, it will clear all values of the timer to 0. This instruction is often used to reset the WDT in program.
Note: C: CF, the carry flag is 1 if there is a carry when executing the addition instructions, or if there is no borrow when executing the subtract instructions. Z: Zero, when the data sent to ACC and RAM is 0, the zero flag is 1. *: The asterisk symbol means the value of the corresponding flag is directly set by the instruction. --: This symbol means the instruction won'affect the corresponding flag. t
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 12 of 20
SC73C1402
TYPICAL APPLICATION CIRCUIT
Note: 1. The connections of the two capacitors with VDD should be as close as possible to the application circuits. 2. The connections between the two capacitors and the VDD, the two capacitors and the ground should be as short as possible.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 13 of 20
SC73C1402
TYPICAL APPLICATION CIRCUIT (CONTINUED)
VDD 0.1uF 47uF VDD 1 20p 2 20p 3 3.64MHz 4 5 6 7 8 9 P00 P51 17 XT2 P52 18 XT1 P53 19 270 VDD GND 20 100 VDD
Indicator light Infrared transmitter
SC73C1402
P01 P02 P03 P10 P11
P50 16 P23 15 P22 14 P21 13 P20 12 P13 11
10 P12
Note: 1. The connections of the two capacitors with VDD should be as close as possible to the application circuits. 2. The connections between the two capacitors and the VDD, the two capacitors and the ground should be as short as possible.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 14 of 20
SC73C1402
TYPICAL PCB WIRE LAYOUT SCHEMATIC:
Transmitting tube output ground line
The transmitting tube ground line and IC ground line should layout separatedly or overstriking the ground line.
The above IC is only used to indicate the existence of it, not to specify. Note: * In wire layout, the power-filter-capacitor should be placed near to the IC. * In wire layout, the user should avoid long power line and ground line. * It is recommended infrared transmission unit and the IC ground line be laid out separately, or widening the connection lines. * The emitter of the triode should connect a 1 * It is recommended to use the 9014 triode. resistor at least.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 15 of 20
SC73C1402
CHIP TOPOGRAPHY
Chip size: 1.15X1.15(mm2) Note: The substrate is connected with GND.
PAD COORDINATES
Pad No. 1 2 3 4 5 6 7 8 9 10 11 12 Symbol VDD RSTN XT1 XT2 P00 P01 P02 P03 P10 P11 P12 P13 X -462.00 -440.40 -320.40 -200.40 159.60 279.60 462.00 462.00 462.00 462.00 462.00 462.00 Y -314.35 -462.00 -462.00 -462.00 -462.00 -462.00 -406.35 -290.35 -174.35 -58.35 57.65 173.65 Pad No. 13 14 15 16 17 18 19 20 21 22 23 24 Symbol P20 P21 P22 P23 P30 P31 P32 P33 P52 P53 P51 GND X 462.00 462.00 283.30 163.30 43.30 -76.70 -196.70 -316.70 -462.00 -462.00 -462.00 -462.00 Y 289.65 405.65 460.15 460.15 460.15 460.15 460.15 460.15 165.65 45.65 -74.35 -194.35
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 16 of 20
SC73C1402
PACKAGE OUTLINE
SOP-20-300-1.27 Unit: mm
0.150.05
1.27 12.700.25
0.45
2.25MAX
11.43
SSOP-20-300-0.65
Unit: mm
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
2005.12.19 Page 17 of 20
SC73C1402
PACKAGE OUTLINE
SOP-24-375-1.27 Unit: mm
0.250.05
1.27 15.340.25
0.40
3.10MAX
13.97
SOP-20-375-1.27
Unit: mm
10.20.4
7.60.3
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
REV:1.1
9.525
2005.12.19 Page 18 of 20
SC73C1402
PACKAGE OUTLINE
SSOP-24-300-0.65 Unit: mm
12(2x)
7.80.2
5.250.2 0.1520.05
0.3
0.65
8.150.2 12(4x) 1.750.05
HANDLING MOS DEVICES:
Electrostatic charges can exist in many things. All of our MOS devices are internally protected against electrostatic discharge but they can be damaged if the following precautions are not taken: * Persons at a work bench should be earthed via a wrist strap. * Equipment cases should be earthed. * All tools used during assembly, including soldering tools and solder baths, must be earthed. * MOS devices should be packed for dispatch in antistatic/conductive containers. Note: IC oscillator input mustn't be on the outside layer, thus to avoid the abnormal working when human body touches the remote controller without crust in testing.
HANGZHOU SILAN MICROELECTRONICS CO.,LTD
Http: www.silan.com.cn
0.150.05
REV:1.1
2005.12.19 Page 19 of 20


▲Up To Search▲   

 
Price & Availability of SC73C1402

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X